# Macintosh SE Internal Monochrome Video Signal Analysis 1. Introduction

# **Purpose**

This report provides a comprehensive technical analysis of the internal monochrome video signals generated by the Apple Macintosh SE logic board. The objective is to document the precise timing parameters, electrical characteristics, and architectural underpinnings of these signals, sufficient to enable replication or interfacing for hardware development, emulation, or repair purposes.

# Scope

The analysis focuses exclusively on the digital video signals present at the J12 connector on the Macintosh SE main logic board. These signals include the Pixel Clock (Dot Clock), Horizontal Synchronization (HSync), Vertical Synchronization (VSync), and the monochrome Video Data signal. These signals are intended as inputs for the internal analog board, which drives the built-in Cathode Ray Tube (CRT) display. This report does not cover the signal processing performed by the analog board, the characteristics of the CRT itself, or the signals produced by external video cards that may have been installed in the SE's Processor Direct Slot (PDS).

It is crucial to distinguish the standard Macintosh SE, the subject of this report, from the later Macintosh SE/30. While sharing a similar form factor, the SE/30 possesses a significantly different architecture based on the Motorola 68030 processor and often utilizes different clock speeds and video memory arrangements. Documentation and schematics for these models are frequently conflated or found together, requiring careful differentiation. This report pertains specifically to the original Macintosh SE based on the Motorola 68000 processor.

# **Target Audience & Use Case**

The intended audience comprises hardware engineers, experienced retrocomputing hobbyists, and technical enthusiasts engaged in projects requiring interaction with the Macintosh SE's native video output. This includes the design of display adapters, FPGA-based system recreations, diagnostic tools, or modifications requiring accurate video signal generation.

#### Sources

Information presented herein is derived from a combination of sources, including official Apple technical documentation (such as the "Guide to the Macintosh Family

Hardware" <sup>12</sup>), publicly available logic board schematics (both official Apple versions and reverse-engineered sets like those from Bomarc Services <sup>22</sup>), technical analyses published by the vintage computing community, and direct measurements reported in hardware modification projects. Some potentially relevant historical documents, such as specific service manuals, were inaccessible during research.<sup>24</sup> The reliance on reverse-engineered schematics necessitates careful cross-referencing and validation where possible.<sup>20</sup>

# 2. Video System Architecture

#### Overview

The Macintosh SE employs an integrated video system architecture characteristic of early compact Macintosh models. Unlike systems with dedicated video memory (VRAM) or separate graphics cards, the SE utilizes a portion of its main system Random Access Memory (RAM) as the video frame buffer. The video generation logic resides primarily on the main logic board, which reads pixel data from this shared RAM buffer and generates the necessary synchronization and data signals. These digital signals are then transmitted via the internal J12 connector to the analog board, which contains the high-voltage circuitry required to drive the monochrome CRT. 12

This shared memory architecture was a cost-saving measure but introduced contention for RAM access between the central processing unit (CPU) and the video circuitry. Efficiently managing this contention was a key design challenge addressed by the SE's custom logic.

# The Role of the BBU (Bob Bailey Unit) ASIC

#### Identification

Central to the Macintosh SE's logic board design is a custom Application-Specific Integrated Circuit (ASIC) known as the BBU, or Bob Bailey Unit. This large 84-pin Plastic Leaded Chip Carrier (PLCC) component consolidated much of the discrete logic, particularly the Programmable Array Logic (PAL) chips used for timing and memory control in its predecessors like the Macintosh 128K, 512K, and Plus. The BBU represents Apple's successful implementation of a single-chip solution for core logic functions that had been envisioned earlier but initially realized with PALs. The BBU chip, specifically part number 344S0603-B for the SE, was also utilized in the later Macintosh Classic, indicating its production run from approximately 1986 through 1992. Manufacturing was handled initially by VTi (later VLSI Technology) based on their ASIC designs, with IMP and Philips also serving as second sources.

# **Functionality**

The BBU serves as the primary glue logic for the Macintosh SE. Its responsibilities include address decoding for RAM, ROM, and peripherals, generation of various control signals, and, critically for video, managing Direct Memory Access (DMA) operations. The BBU orchestrates the fetching of video data from the main RAM buffer and coordinates the sound data DMA, functions handled by multiple discrete components in earlier Macs. 12

# **RAM Access Optimization**

A significant advancement embodied by the BBU was its optimized handling of RAM access for video data. In the Macintosh Plus and earlier models, the video circuitry consumed 50% of the available RAM bandwidth during the active portion of each horizontal scan line, leaving the other 50% for the CPU.<sup>28</sup> The BBU improved this dramatically by implementing a more efficient DMA scheme. It fetches video data from RAM in bursts of two words (32 bits) at a time, effectively doubling the data transfer rate per access cycle compared to the older PAL-based system.<sup>12</sup>

This efficiency allows the video system to acquire the necessary pixel data while consuming only 25% of the RAM access time during active display periods.<sup>28</sup> This is achieved through a repeating 8-state memory access cycle: one state (or window) is allocated for video DMA, and the following three states are available for CPU access.<sup>29</sup> During the horizontal and vertical blanking intervals, when the CRT beam is not actively drawing, the BBU yields the video access time entirely to the CPU, further maximizing processor throughput.<sup>28</sup>

# Performance Impact

The reduction in RAM contention achieved by the BBU translates directly into improved system performance. With the CPU having access to RAM 75% of the time during active display (compared to 50% on the Plus), the Macintosh SE exhibits a noticeable speed increase. Real-world benchmarks indicate a performance boost of approximately 10 to 20 percent compared to the Macintosh Plus, despite both machines using the same 7.8336 MHz Motorola 68000 CPU.<sup>28</sup>

# **Connection to Video Signals**

The BBU, operating in concert with the main system clock oscillator, is the source of the fundamental timing for the video subsystem. It generates or derives the clock signals (including the pixel clock) and controls the timing logic that produces the HSync and VSync signals.<sup>29</sup> Furthermore, its DMA controller dictates precisely when

pixel data is read from RAM, which is then serialized and output as the VIDEO signal. Schematics, where available <sup>6</sup>, would illustrate the BBU's output pins connected to the video generation and timing circuitry feeding the J12 connector.

The BBU's design represents a critical architectural element enabling the SE's balance of cost-effectiveness and performance. By using shared RAM but implementing a highly optimized DMA mechanism within the BBU, Apple mitigated the significant performance penalty typically associated with such architectures in earlier models. The specific 1-video-to-3-CPU access cycle <sup>29</sup> is a hardware-defined timing constraint fundamental to the SE's operation and directly influences the structure of the video signal timing.

# 3. Video Signal Timing Parameters

The precise timing of the video signals is dictated by the system's master clock and the requirements of displaying a 512x342 pixel image at approximately 60 Hz.

#### **Master Clock Source**

The Macintosh SE logic board utilizes a master clock frequency derived from a 15.6672 MHz oscillator.<sup>29</sup> This primary clock signal, often referred to as C16M in schematics, serves as the direct source for the video pixel clock. Derived clocks are generated from this master frequency, including the 7.8336 MHz clock (C8M) for the MC68000 CPU and a 3.9168 MHz clock (C4M), likely used for slower peripherals or timing references.<sup>29</sup> This clocking scheme ensures synchronization between the CPU, RAM access, and video generation.

#### Pixel Clock (Dot Clock)

- **Frequency:** The rate at which individual pixels are clocked out is precisely **15.6672 MHz**.<sup>3</sup> This frequency is fundamental to all other timing calculations.
- **Period:** The time duration of a single pixel clock cycle is 1 / 15.6672 MHz, which calculates to approximately **63.83 nanoseconds (ns)**.8
- **Significance:** This clock dictates the serialization rate of the pixel data onto the VIDEO line. It is exactly twice the CPU clock frequency (7.8336 MHz) <sup>32</sup> and is identical to the pixel clock used in the Macintosh Plus <sup>33</sup>, reflecting the shared heritage and core timing constraints.

# **Horizontal Timing (HSync)**

Horizontal timing defines the parameters for scanning a single line of pixels.

Frequency (Line Rate): The rate at which horizontal lines are scanned is 22.25

- **kHz**.<sup>8</sup> Minor variations (e.g., 22.24 kHz <sup>8</sup>) are sometimes reported, likely due to measurement tolerances, but 22.25 kHz is the most consistently cited value.
- Period (Total Line Time): The total time allocated for scanning one line, including blanking, is the reciprocal of the line rate: 1 / 22.25 kHz ≈ 44.94 microseconds (μs). Direct measurements often report this as approximately 45 μs.<sup>11</sup>
- Active Video: The portion of the line during which pixel data is displayed consists of 512 pixels.<sup>1</sup> The duration of the active video period is 512 pixels \* 63.83 ns/pixel ≈ 32.68 μs.<sup>11</sup>
- Horizontal Blanking Interval (Total): The time during which the electron beam retraces horizontally and is blanked is the total line time minus the active video time: 44.94 μs 32.68 μs ≈ 12.26 μs. This closely matches documentation stating the blanking interval corresponds to the time required for 192 pixel clocks (192 \* 63.83 ns ≈ 12.25 μs).8
- HSync Pulse Width (Low Period): The duration for which the HSync signal is held in its active (low) state is consistently measured at 18.4 μs <sup>11</sup> or 18.45 μs.<sup>35</sup>
   This represents approximately 41% of the total line period (18.4 / 45 ≈ 0.409), contrasting with some anecdotal reports of a 50% duty cycle.<sup>37</sup> This pulse width is notably long compared to standards like VGA.<sup>38</sup>
- **Back Porch:** This is the interval between the start of the HSync pulse (falling edge) and the start of active video data. Measurements indicate that video data transmission begins **11.2 μs** after the HSync falling edge.<sup>11</sup>
- Front Porch: This is the interval between the end of active video data and the start of the next HSync pulse (falling edge). Based on the total line time (45 μs), HSync falling edge (t=0), video start (t=11.2 μs), and active video duration (32.7 μs), the video ends at t = 11.2 + 32.7 = 43.9 μs. The front porch is therefore 45 μs 43.9 μs = 1.1 μs.
- **Timing Overlap:** A critical and non-standard characteristic is the timing relationship between HSync and active video. The HSync pulse goes low at t=0 and stays low until t=18.4 μs. However, active video begins at t=11.2 μs. This means the HSync pulse is still active (low) during the first 7.2 μs (18.4 11.2) of the active video period. This overlap, sometimes referred to as a "negative back porch" <sup>11</sup>, deviates significantly from typical video timing standards where sync, back porch, active video, and front porch are discrete, sequential intervals.

# **Vertical Timing (VSync)**

Vertical timing defines the parameters for scanning a complete frame (image).

Frequency (Frame Rate): The rate at which full frames are displayed is 60.15
 Hz.<sup>8</sup> This is very close to the common 60 Hz target for CRT displays to minimize

perceived flicker.

- Period (Total Frame Time): The total time for one frame is 1 / 60.15 Hz ≈ 16.626 milliseconds (ms).<sup>8</sup>
- Active Video Lines: The number of lines containing visible pixel data is 342.<sup>1</sup>
- Vertical Blanking Interval (Total): The period during which the electron beam retraces from the bottom right to the top left of the screen. Documentation indicates this involves an additional 28 scan lines.<sup>8</sup> Therefore, the total number of lines per frame is 342 (active) + 28 (blanking) = 370 lines. The duration of the vertical blanking interval is 28 lines \* 44.94 μs/line ≈ 1.26 ms. (Checking consistency: Total frame time = 370 lines \* 44.94 μs/line ≈ 16.628 ms, matching the calculated frame period).
- VSync Pulse Width (Low Period): The duration for which the VSync signal is held active (low) is 180 μs.<sup>11</sup> This corresponds to the time taken for approximately 4 horizontal lines (180 μs / 45 μs/line ≈ 4 lines), matching calculations derived from some documentation.<sup>8</sup>
- **Back Porch:** The time from the VSync pulse falling edge to the start of the first active video line is measured at **1.26 ms.**<sup>11</sup> This duration (equivalent to 28 lines) encompasses the entire vertical blanking interval, including the VSync pulse itself.
- Front Porch: Since the back porch duration equals the total vertical blanking
  interval, it implies there is effectively O lines of front porch (the time between the
  end of the last active line and the start of the VSync pulse). The VSync pulse
  appears to begin immediately following the 342nd active line.
- **Timing relative to HSync:** HSync pulses continue to be generated throughout the vertical blanking interval. The first HSync pulse during VBlank occurs approximately 8 µs after the VSync falling edge. 11

The specific, non-standard 22.25 kHz HSync frequency of the Macintosh SE is not an arbitrary choice but a direct mathematical consequence of the system's core parameters. Given the fixed 512x342 pixel resolution <sup>1</sup>, the target ~60 Hz refresh rate (measured at 60.15 Hz <sup>8</sup>), and the architecturally determined 15.6672 MHz pixel clock <sup>29</sup>, the timing must accommodate both the active pixel data and the necessary blanking intervals for CRT retrace. Calculating the total lines required (342 active + 28 blanking = 370 lines <sup>8</sup>) and multiplying by the frame rate (370 lines \* 60.15 Hz) yields the necessary horizontal line rate of 22,255 Hz, or 22.25 kHz.<sup>8</sup> All other horizontal timing parameters (period, blanking time) derive from this frequency and the pixel clock.

Furthermore, the horizontal timing details reveal characteristics optimized solely for the SE's internal analog board, rather than adherence to external standards. The HSync pulse width of ~18.4  $\mu$ s <sup>11</sup> is exceptionally long compared to VGA standards (e.g., 3.8  $\mu$ s for 640x480@60Hz <sup>38</sup>). Most significantly, the overlap where the active video period commences *during* the HSync low pulse <sup>11</sup> is highly unconventional. Standard video timings maintain distinct, non-overlapping intervals for sync pulses and active video. This unique timing structure suggests a design tailored specifically to the input requirements of the SE's integrated analog display circuitry, without consideration for external monitor compatibility, which poses challenges for direct interfacing.<sup>37</sup>

**Table 1: Macintosh SE Video Timing Summary** 

| Parameter                    | Value        | Unit   | Source(s) /<br>Calculation                                |
|------------------------------|--------------|--------|-----------------------------------------------------------|
| Pixel Clock                  |              |        |                                                           |
| Frequency                    | 15.6672      | MHz    | 29                                                        |
| Period                       | ~63.83       | ns     | Calculation from<br>Freq. <sup>8</sup>                    |
| Horizontal Timing            |              |        |                                                           |
| Frequency (Line<br>Rate)     | 22.25        | kHz    | 8                                                         |
| Period (Total Line)          | ~44.94 / ~45 | μs     | Calculation / <sup>11</sup>                               |
| Total Pixels per Line        | 704          | Pixels | 44.94 μs / 63.83<br>ns/pixel (Implied by <sup>8</sup> )   |
| Active Video                 | 512          | Pixels | 1                                                         |
| Active Video Time            | ~32.68       | μs     | 512 pixels * 63.83<br>ns/pixel                            |
| Blanking Interval<br>(Total) | ~12.26       | μs     | 44.94 μs - 32.68 μs<br>(Matches 192 pixels <sup>8</sup> ) |

| HSync Pulse Width<br>(Low)                | ~18.4   | μs    | 11                                                          |
|-------------------------------------------|---------|-------|-------------------------------------------------------------|
| Back Porch (HSync<br>Fall -> Video Start) | 11.2    | μs    | 11                                                          |
| Front Porch (Video<br>End -> HSync Fall)  | ~1.1    | μs    | Calculation                                                 |
| Vertical Timing                           |         |       |                                                             |
| Frequency (Frame<br>Rate)                 | 60.15   | Hz    | 8                                                           |
| Period (Total Frame)                      | ~16.626 | ms    | Calculation / <sup>8</sup>                                  |
| Total Lines per Frame                     | 370     | Lines | 342 Active + 28<br>Blanking <sup>8</sup>                    |
| Active Video                              | 342     | Lines | 1                                                           |
| Blanking Interval<br>(Total)              | 28      | Lines | 8                                                           |
| Blanking Interval Time                    | ~1.26   | ms    | 28 lines * 44.94<br>μs/line                                 |
| VSync Pulse Width<br>(Low)                | 180     | μs    | <sup>11</sup> (Approx. 4 lines <sup>8</sup> )               |
| Back Porch (VSync<br>Fall -> Video Start) | ~1.26   | ms    | <sup>11</sup> (Equals Total<br>Blanking Time / 28<br>Lines) |
| Front Porch (Video<br>End -> VSync Fall)  | 0       | Lines | Implied by Back<br>Porch = Total<br>Blanking                |

# 4. Video Signal Characteristics

Beyond timing, the electrical nature and encoding of the signals are crucial for

interfacing.

#### **Pixel Data**

- **Format:** The VIDEO signal (Pin 9 on J12) is a 1-bit digital signal representing monochrome pixel data.<sup>1</sup>
- **Encoding:** The logic level directly encodes the pixel state. Official documentation indicates that a logic '0' represents a white pixel, and a logic '1' represents a black pixel. Therefore, assuming standard positive logic where Low < 0.8V and High > 2.0V, a **Logic Low corresponds to White**, and a **Logic High corresponds to Black**. This is consistent with observations that the signal level is high during blanking periods when no pixels are sent, corresponding to the screen border. The state of the screen border.
- **Timing:** The data is transmitted serially, one bit per pixel clock cycle (at 15.6672 MHz), during the active horizontal video period.<sup>31</sup> Data transmission begins 11.2 μs after the falling edge of the HSync signal.<sup>11</sup>

# **Electrical Levels & Impedance**

- Voltage Levels: The HSync, VSync, and Video Data signals generated by the SE logic board operate at standard 5V Transistor-Transistor Logic (TTL) levels.<sup>40</sup> Based on typical TTL specifications and related documentation for the SE/30 PDS slot <sup>19</sup>, a Logic High is generally considered > 2.0V (up to +5V), and a Logic Low is < 0.8V. The circuitry is powered by the +5V DC supply available on the J12 connector.<sup>11</sup>
- Signal Nature: It is essential to understand that these signals are raw logic outputs from the BBU or associated buffer chips (potentially 74LS series logic <sup>43</sup>). They are intended to drive the high-impedance inputs of the nearby analog board circuitry. They are not standard, impedance-controlled video signals designed for transmission over cables.<sup>36</sup> The output impedance of these signals will be relatively low, characteristic of TTL drivers, not the 75 Ohms expected by standard video equipment.
- Compatibility & Buffering: Driving inputs of different logic families directly may cause issues; for instance, 74LS outputs may not reliably drive 74HC inputs due to slightly different voltage thresholds for logic low. 74HCT logic is typically recommended as a compatible replacement or interface buffer.<sup>43</sup> For interfacing with external devices, especially over any significant distance, buffering is highly recommended to provide adequate drive strength and signal integrity. Level shifting is also required to convert the O/5V TTL swings to the lower analog voltage levels (e.g., O-0.7V or O-1V) expected by interfaces like VGA.<sup>40</sup>
- Impedance: The output impedance of the logic board signals is not 75 Ohms.

  Connecting these signals directly to standard 75 Ohm video inputs will result in a

severe impedance mismatch, causing signal reflections and degradation. Proper interfacing requires impedance matching, typically achieved by adding a series resistor at the source (e.g., a 100 Ohm series resistor feeding into three paralleled 75 Ohm RGB inputs results in an effective 25 Ohm load, forming a voltage divider <sup>40</sup>).

## **Signal Polarity**

- **HSync/VSync:** Both synchronization signals are active-low square waves. The falling edge marks the beginning of the synchronization event.<sup>11</sup>
- Video Data: As established above, Logic Low represents White, and Logic High represents Black.<sup>12</sup>

#### J12 Connector Pinout

The J12 connector provides the power and signal interface between the logic board and the analog board.

## **Table 2: J12 Logic Board Video Connector Pinout**

```
| Pin | Signal Name | Description | Source(s) |
|:--|:------|:-------|
| 1 | GND | Ground | 11 |
| 2 | GND | Ground | 11 |
| 3 | GND | Ground | 11 |
| 4 | GND | Ground | 11 |
| 5 | GND | Ground | 11 |
| 6 | -5V DC | Negative 5 Volt Power | 11 |
| 7 | -12V DC | Negative 12 Volt Power | 11 |
| 8 | GND | Ground | 11 |
| 9 | VIDEO | Video Data (TTL, 1-bit) | 11 |
| 10 | /HSYNC | Horizontal Sync (TTL, Low) | 11 |
| 11 | /VSYNC | Vertical Sync (TTL, Low) | 11 |
| 12 | +5V DC | Positive 5 Volt Power | 11 |
| 13 | +5V DC | Positive 5 Volt Power | 11 |
| 14 | +12V DC | Positive 12 Volt Power | 11 |
```

The electrical characteristics highlight that the signals at J12 are essentially raw logic outputs. While they use standard TTL voltage levels, they lack the impedance matching, controlled drive strength, and specific voltage ranges (like O-0.7V for analog video) required by standard external video interfaces.<sup>36</sup> This is expected, given their purpose was solely to drive the adjacent, tightly coupled analog board. Consequently, direct connection to external monitors or capture devices without appropriate interface circuitry (buffering, level shifting, impedance matching) is

unlikely to function correctly and may even risk damaging components.

# 5. Implementation Considerations for Signal Generation/Interfacing

Successfully generating or interfacing with the Macintosh SE's video signals requires careful attention to its unique and non-standard characteristics.

# **Challenges Recap**

The primary obstacles for interfacing with modern equipment stem from the SE's deviation from common video standards:

- 1. **Non-Standard HSync Frequency:** The 22.25 kHz line rate is incompatible with standard VGA monitors, which typically require 31.5 kHz or higher.<sup>36</sup> Composite video standards (NTSC/PAL) also use different frequencies.
- 2. **Non-Standard HSync Timing:** The exceptionally long HSync pulse width (~18.4 μs) and the overlap between the HSync pulse and the start of active video data are problematic for standard sync processing logic.<sup>11</sup>
- 3. **Raw TTL Logic Levels:** The OV/5V TTL signals require conversion to the analog levels (e.g., O-0.7V) and impedance matching (typically 75 Ohms) expected by most analog video inputs.<sup>40</sup>

# **Sync Signal Adaptation**

When generating signals to mimic the SE, strict adherence to the timings in Table 1 is paramount. When adapting the SE's *output* for other displays:

- **Frequency Adaptation:** Bridging the 22.25 kHz HSync frequency gap to VGA's 31.5 kHz+ typically requires scan conversion hardware, which is beyond simple signal adaptation. Some multisync monitors *might* tolerate the lower frequency, but it's not guaranteed.<sup>39</sup>
- Pulse Width / Overlap Correction: The long HSync pulse often needs shortening for compatibility with external monitors. This can be achieved using monostable multivibrator ICs ("one-shots") triggered by the HSync falling edge to generate a shorter pulse <sup>37</sup>, or by using a simple RC high-pass filter to differentiate the falling edge and create a narrower pulse. <sup>39</sup> Addressing the overlap might require more complex logic to delay the video data relative to a corrected HSync pulse.
- Sync Combining/Separation: If targeting a composite video input, the separate TTL HSync and VSync signals must be combined into a single composite sync signal with appropriate voltage levels and timing relationships.<sup>37</sup> Conversely, if

adapting a signal *with* composite sync (less relevant here, but common in other retro contexts) for a VGA monitor requiring separate H/V sync, a sync separator IC like the LM1881 can be used.<sup>46</sup>

## **Level Shifting and Buffering**

Converting the SE's 5V TTL signals is necessary for most analog inputs:

- **Voltage Conversion:** Simple resistive voltage dividers can scale the O/5V signal down to the O-O.7V or O-1V range suitable for VGA inputs.<sup>40</sup> Care must be taken to account for the input impedance of the target device (typically 75 Ohms).
- Impedance Matching: A series resistor between the TTL output (or buffer output) and the video input is needed to approximate the required source impedance and prevent reflections.<sup>40</sup>
- **Buffering:** Using buffer ICs (e.g., 74HCT series) is recommended to isolate the original SE logic, provide stronger signal drive, and ensure clean signal edges, especially if driving cables or multiple inputs.<sup>43</sup>

# **Modern Implementation Approaches**

Modern programmable logic offers powerful and flexible solutions for both generating and adapting these signals:

- FPGAs (Field-Programmable Gate Arrays): FPGAs excel at precise timing generation and can easily replicate the 15.6672 MHz pixel clock and derived sync timings. They can also incorporate logic for sync pulse correction, level shifting (with appropriate external circuitry), and even scan conversion within a single device.<sup>10</sup>
- Microcontrollers (MCUs): Fast MCUs with flexible peripheral interfaces (like the Raspberry Pi Pico's PIO or the Parallax Propeller) can also be programmed to generate the required video timings through careful cycle counting or dedicated state machines ("bit banging").<sup>11</sup> Projects like the one documented at trmm.net demonstrate using a BeagleBone's Programmable Realtime Unit (PRU) for this purpose.<sup>11</sup> Attempts have also been made using devices like the GBS-Control scaler board, highlighting the community interest in adapting these signals.<sup>34</sup> Adaptation projects for similar Mac models (like the Plus) using platforms like RGB2HDMI further illustrate this approach.<sup>33</sup>

Ultimately, generating a video signal fully compatible with the Macintosh SE's internal expectations requires meticulous replication of the specific, non-standard timing parameters detailed in this report – particularly the 15.6672 MHz pixel clock driving a 512x342 display area within a 370-line frame refreshed at 60.15 Hz, resulting in the

22.25 kHz line rate and its associated unique horizontal timings. Interfacing the SE's native output with standard display equipment is equally challenging, demanding careful signal conditioning to address the HSync frequency disparity, the unusual HSync pulse characteristics, and the conversion from raw TTL logic levels to impedance-matched analog video signals.

# 6. Conclusion

# **Summary of Findings**

The Macintosh SE's internal monochrome video system is characterized by its reliance on a shared main memory buffer managed by the custom BBU ASIC. This architecture, while cost-effective, imposes specific timing constraints. The key video signal specifications generated at the J12 logic board connector are:

• **Pixel Clock:** 15.6672 MHz

• **Resolution (Active):** 512 pixels x 342 lines

- Horizontal Sync (HSync): 22.25 kHz frequency, ~45 μs period, ~18.4 μs active-low pulse width. Active video starts 11.2 μs after HSync falling edge, overlapping the HSync pulse.
- **Vertical Sync (VSync):** 60.15 Hz frequency, ~16.63 ms period, 180 μs active-low pulse width. Total frame is 370 lines (including 28 blanking lines).
- Signal Type: Raw 5V TTL logic levels (HSync, VSync, Video Data), active-low sync, Video Low=White / High=Black.

#### Relevance to User Goal

The detailed timing parameters summarized in Table 1, the electrical characteristics, and the J12 connector pinout (Table 2) provide the essential technical data required to accurately generate compatible Macintosh SE video signals. This information serves as a foundational reference for hardware developers aiming to emulate the SE's display output, create custom display adapters, or interface with the logic board for diagnostic or modification purposes.

#### **Final Caution**

Users seeking to interface the SE's native video output with standard monitors or video equipment must be aware of its non-standard nature. The 22.25 kHz HSync frequency, the unusually long and overlapping HSync pulse, and the raw TTL signal levels necessitate appropriate signal conditioning circuitry (including buffering, level shifting, impedance matching, and potentially sync timing correction) for successful and reliable operation. Direct connection without such interfacing is highly likely to

# 7. References

- <sup>24</sup> ccadams.org/se/MacSEservice.pdf (Inaccessible)
- <sup>12</sup> Guide to the Macintosh Family Hardware, 2nd Edition (1990). VintageApple.org.
   URL:
  - https://vintageapple.org/inside\_o/pdf/Guide\_to\_Macintosh\_Family\_Hardware\_2nd\_Edition\_1990.pdf
- <sup>28</sup> "Everything you wanted to know about the BBU but were afraid to ask".
   Tinkerdifferent Forum Thread. URL:
   https://tinkerdifferent.com/threads/everything-you-wanted-to-know-about-the-bbu-but-were-afraid-to-ask.880/
- 8 "Compact Mac Video Timings Needed for SuperVideo Input Parameters". 68kmla Forum Thread. URL: https://68kmla.org/bb/index.php?threads/compact-mac-video-timings-needed-fo
  - r-supervideo-input-parameters.33342/
- <sup>36</sup> "Mac Plus external video mod TTL to VGA". 68kmla Forum Thread. URL: https://68kmla.org/bb/index.php?threads/mac-plus-external-video-mod-ttl-to-vg a.7023/
- In "Macintosh SE Video interface". Trammell Hudson Blog Post. URL: https://trmm.net/Mac-SE\_video/
- <sup>22</sup> "Bomarc Services reverse engineered 68K Macintosh Schematics...". Macintosh Repository. URL:
  - https://www.macintoshrepository.org/25838-bomarc-services-reverse-engineere d-68k-macintosh-schematics-m0001-plus-se-classic-ii-color-ii-iici-iicx-iifx-iisi-l c-ii-iii-quadra-840av-
- 25 Macintosh SE Schematics & Repair. Macintosh Garden. (Inaccessible)
- "Mac SE Schematics". Macintosh Repository. URL: https://www.macintoshrepository.org/28274-mac-se-schematics
- <sup>15</sup> "Macintosh SE/30 Schematics and Repair". Macintosh Repository. URL: https://www.macintoshrepository.org/875-macintosh-se-30-schematics-and-repair
- <sup>4</sup> Apple Manual: Macintosh SE/30. Internet Archive. URL: https://archive.org/details/macse30
- Macintosh SE/30 Original Schematic (Apple). MacDat.net. URL: https://www.macdat.net/files/pdf/apple/schematics/apple/se30 original.pdf
- <sup>6</sup> Bomarc SE/30 Schematics. Absurd Engineering. URL: http://absurdengineering.org/library/MASTER%20Schematics/Schematics%20-%2

- OBOMARC/Macintosh%20SE30%20Schematic%20(BOMARC)/BOMARC%20SE30%20Schematics.pdf
- <sup>7</sup> Macintosh SE/30 Schematic (Apple). MacDat.net. URL: https://www.macdat.net/files/pdf/apple/schematics/apple/se30.pdf
- 1 "Compact Macintosh framebuffer/video out design". 68kmla Forum Thread. URL: https://68kmla.org/bb/index.php?threads/compact-macintosh-framebuffer-video-out-design.4449/
- 8 "Compact Mac Video Timings Needed for SuperVideo Input Parameters". 68kmla
   Forum Thread. URL:
  - https://68kmla.org/bb/index.php?threads/compact-mac-video-timings-needed-for-supervideo-input-parameters.33342/
- 2 "Mac SE/30 processor question". 68kmla Forum Thread. URL: https://68kmla.org/bb/index.php?threads/mac-se-30-processor-question.5602/
- <sup>36</sup> "Mac Plus external video mod TTL to VGA". 68kmla Forum Thread. URL: https://68kmla.org/bb/index.php?threads/mac-plus-external-video-mod-ttl-to-vg a.7023/
- "Apple "mistake? video 512 x 342 vs. 512 x 384". 68kmla Forum Thread. URL: https://68kmla.org/bb/index.php?threads/apple-mistake-video-512-x-342-vs-512-x-384.36841/
- <sup>27</sup> "MacSE-RAM, a crazy Mac SE PDS RAM concept!". 68kmla Forum Thread. URL: https://68kmla.org/bb/index.php?threads/macse-ram-a-crazy-mac-se-pds-ram-concept.46129/
- 10 "se/30 and/or other classic Mac video output direct conversion". 68kmla Forum Thread. URL:
  - https://68kmla.org/bb/index.php?threads/se-30-and-or-other-classic-mac-video-output-direct-conversion.37379/
- "Macintosh SE Video interface". Trammell Hudson Blog Post. URL: https://trmm.net/Mac-SE\_video/
- <sup>37</sup> "Macintosh SE Composite Video Signal". All About Circuits Forum Thread. URL: https://forum.allaboutcircuits.com/threads/macintosh-se-composite-video-signal. 165550/
- <sup>28</sup> "Everything you wanted to know about the BBU but were afraid to ask".
   Tinkerdifferent Forum Thread. URL:
   https://tinkerdifferent.com/threads/everything-you-wanted-to-know-about-the-bbu-but-were-afraid-to-ask.880/
- <sup>12</sup> Guide to the Macintosh Family Hardware, 2nd Edition (1990). VintageApple.org.
   URL:
  - https://vintageapple.org/inside\_o/pdf/Guide\_to\_Macintosh\_Family\_Hardware\_2nd\_Edition\_1990.pdf

- <sup>13</sup> "I get knocked down, but I get up again: The Sisyphean Macintosh SE/30 struggles". Vladovince Blog Post. URL: https://blog.vladovince.com/i-get-knocked-down-but-i-get-up-again-the-sisyphean-macintosh-se-30-struggles/
- <sup>14</sup> "Mac SE/30 Repair Log". 68kmla Forum Thread. URL: https://68kmla.org/bb/index.php?threads/mac-se-30-repair-log.45345/
- <sup>15</sup> "Macintosh SE/30 Schematics and Repair". Macintosh Repository. URL: https://www.macintoshrepository.org/875-macintosh-se-30-schematics-and-repair
- <sup>16</sup> macse30mlb GitHub Repository. URL: https://github.com/mishimasensei/macse30mlb
- <sup>17</sup> "SE/30 and Macintosh Portable Schematics". 68kmla Forum Thread. URL: https://68kmla.org/bb/index.php?threads/se-30-and-macintosh-portable-schematics.45418/
- <sup>26</sup> "Macintosh SE schematics". Applefritter Forum Thread. URL: https://www.applefritter.com/content/macintosh-se-schematics
- <sup>5</sup> Macintosh SE/30 Original Schematic (Apple). MacDat.net. URL: https://www.macdat.net/files/pdf/apple/schematics/apple/se30\_original.pdf
- <sup>7</sup> Macintosh SE/30 Schematic (Apple). MacDat.net. URL: https://www.macdat.net/files/pdf/apple/schematics/apple/se30.pdf
- <sup>6</sup> Bomarc SE/30 Schematics. Absurd Engineering. URL: http://absurdengineering.org/library/MASTER%20Schematics/Schematics%20-%2 OBOMARC/Macintosh%20SE30%20Schematic%20(BOMARC)/BOMARC%20SE30 %20Schematics.pdf
- 31 Macintosh Hardware: Video. mac.linux-m68k.org. URL: http://www.mac.linux-m68k.org/devel/plushw.php
- 32 "Why the unusual frequency?". 68kmla Forum Thread. URL: https://68kmla.org/bb/index.php?threads/why-the-unusual-frequency.18919/
- <sup>29</sup> "Reimplementing the Mac SE's BBU". Tinkerdifferent Forum Thread. URL: https://tinkerdifferent.com/threads/reimplementing-the-mac-ses-bbu.1139/
- 33 "RGB2HDMI brought to a Mac Plus". Tinkerdifferent Forum Thread. URL: https://tinkerdifferent.com/threads/rgb2hdmi-brought-to-a-mac-plus.868/
- 34 "Macintosh Classic / SE / Plus / 512k / 128k timings". GBS-Control GitHub Issue.
   URL: https://github.com/ramapcsx2/gbs-control/issues/238
- <sup>2</sup> "Mac SE/30 processor question". 68kmla Forum Thread. URL: https://68kmla.org/bb/index.php?threads/mac-se-30-processor-question.5602/
- Macintosh SE/30 Developer Note (HW14). Apple Developer (Archived). URL: https://leopard-adc.pepas.com/technotes/hw/hw\_14.html
- 11 "Macintosh SE Video interface". Trammell Hudson Blog Post. URL:

- https://trmm.net/Mac-SE\_video/
- <sup>35</sup> "Hacking the Macintosh Classic CRT Part 1". Nerdhut Blog Post. URL: https://nerdhut.de/2016/06/26/macintosh-classic-crt-1/
- <sup>39</sup> "WarpSE: 25 MHz 68HC000 based Accelerator for Mac SE". Tinkerdifferent Forum Thread. URL:
  - https://tinkerdifferent.com/threads/warpse-25-mhz-68hc000-based-accelerator-for-mac-se.253/page-11
- 46 "Classic Macintosh Video Signals Demystified, Designing a Mac-to-VGA Adapter with LM1881". Big Mess o' Wires Blog Post. URL: https://www.bigmessowires.com/2023/10/04/classic-macintosh-video-signals-demystified-designing-a-mac-to-vga-adapter-with-lm1881/
- 38 VGA Timings. Martin Hinner Info Page. URL: http://martin.hinner.info/vga/timing.html
- <sup>37</sup> "Macintosh SE Composite Video Signal". All About Circuits Forum Thread. URL: https://forum.allaboutcircuits.com/threads/macintosh-se-composite-video-signal. 165550/
- 47 "Mac-to-VGA Sync Splitter Prototype". Big Mess o' Wires Blog Post. URL: https://www.bigmessowires.com/2023/10/11/mac-to-vga-sync-splitter-prototype/
- <sup>18</sup> SE/30 Direct Slot. Applefritter PDF. URL: https://www.applefritter.com/files/221706.PDF
- 44 "TTL to Composite Video Interface". Abzman2k Blog Post. URL: https://abzman2k.wordpress.com/2024/02/17/ttl-to-composite-video-interface/
- 40 Compact Mac Video Adapter. Waveguide.se Article. URL: https://www.waveguide.se/?article=compact-mac-video-adapter
- 43 "Macintosh SE Video Issue". 68kmla Forum Thread. URL: https://68kmla.org/bb/index.php?threads/macintosh-se-video-issue.45429/
- <sup>45</sup> Understanding and Interpreting Standard-Logic Data Sheets. Texas Instruments Application Report (SCEA030). URL: https://www.ti.com/lit/SCEA030
- 41 "Can I rewire a compact Macintosh SE or other compact Mac to play RCA video?". Retrocomputing Stack Exchange Question. URL: https://retrocomputing.stackexchange.com/questions/15447/can-i-rewire-a-compact-macintosh-se-or-other-compact-mac-to-play-rca-video
- 42 "Information about a Radius FPD SE/30 Video Card". 68kmla Forum Thread.
   URL:
  - https://68kmla.org/bb/index.php?threads/information-about-a-radius-fpd-se-30-video-card.38923/
- <sup>19</sup> Micron Technology Xceed SE/306-48 Manual (1989). VintageApple.org. URL: https://vintageapple.org/macbooks/pdf/Micron\_Technology\_Xceed\_SE-306-48\_19 89.pdf

- <sup>23</sup> Apple Schematic Archive. MacDat.net. URL: https://www.macdat.net/repair/apple\_schematics.html
- <sup>22</sup> "Bomarc Services reverse engineered 68K Macintosh Schematics...". Macintosh Repository. URL:
  - https://www.macintoshrepository.org/25838-bomarc-services-reverse-engineere d-68k-macintosh-schematics-m0001-plus-se-classic-ii-color-ii-iici-iicx-iifx-iisi-l c-ii-iii-quadra-840av-
- <sup>4</sup> Apple Manual: Macintosh SE/30. Internet Archive. URL: https://archive.org/details/macse30
- <sup>20</sup> "Macintosh SE/30 Schematics (modernization effort)". 68kmla Forum Thread. URL:
  - https://68kmla.org/bb/index.php?threads/macintosh-se-30-schematics-moderniz ation-effort.7235/page-2
- <sup>6</sup> Bomarc SE/30 Schematics. Absurd Engineering. URL: http://absurdengineering.org/library/MASTER%20Schematics/Schematics%20-%2 OBOMARC/Macintosh%20SE30%20Schematic%20(BOMARC)/BOMARC%20SE30 %20Schematics.pdf
- <sup>15</sup> "Macintosh SE/30 Schematics and Repair". Macintosh Repository. URL: https://www.macintoshrepository.org/875-macintosh-se-30-schematics-and-repair
- <sup>16</sup> macse30mlb GitHub Repository. URL: https://github.com/mishimasensei/macse30mlb
- "Mac SE Schematics". Macintosh Repository. URL: https://www.macintoshrepository.org/28274-mac-se-schematics
- <sup>21</sup> Macintosh SE/30 Recap Guide. Recap-a-Mac. URL: https://recapamac.com.au/macintosh-se-30/
- <sup>7</sup> Macintosh SE/30 Schematic (Apple). MacDat.net. URL: https://www.macdat.net/files/pdf/apple/schematics/apple/se30.pdf

#### Works cited

- 1. Compact Macintosh framebuffer/video out design? 68kMLA, accessed April 13, 2025,
  - https://68kmla.org/bb/index.php?threads/compact-macintosh-framebuffer-video-out-design.4449/
- 2. Mac SE/30 processor question. 68kMLA, accessed April 13, 2025, https://68kmla.org/bb/index.php?threads/mac-se-30-processor-question.5602/
- 3. Technical Note HW14: Macintosh SE/30 Info, accessed April 13, 2025, <a href="https://leopard-adc.pepas.com/technotes/hw/hw\_14.html">https://leopard-adc.pepas.com/technotes/hw/hw\_14.html</a>
- 4. Macintosh SE/30: Apple: Free Download, Borrow, and Streaming Internet Archive, accessed April 13, 2025, <a href="https://archive.org/details/macse30">https://archive.org/details/macse30</a>

- 5. Logic Board (Apple, Original) MacDat, accessed April 13, 2025, https://www.macdat.net/files/pdf/apple/schematics/apple/se30\_original.pdf
- 7. Macintosh SE/30 Schematic 01 of 09 CPU FPU MacDat, accessed April 13, 2025, <a href="https://www.macdat.net/files/pdf/apple/schematics/apple/se30.pdf">https://www.macdat.net/files/pdf/apple/schematics/apple/se30.pdf</a>
- 8. Compact Mac Video Timings Needed for SuperVideo Input ..., accessed April 13, 2025,
  - https://68kmla.org/bb/index.php?threads/compact-mac-video-timings-needed-for-supervideo-input-parameters.33342/
- Apple "mistake? video 512 x 342 vs. 512 x 384 68kMLA, accessed April 13, 2025, <a href="https://68kmla.org/bb/index.php?threads/apple-mistake-video-512-x-342-vs-512-x-384.36841/">https://68kmla.org/bb/index.php?threads/apple-mistake-video-512-x-342-vs-512-x-384.36841/</a>
- se/30 and/or other classic Mac video output direct conversion 68kMLA, accessed April 13, 2025, <a href="https://68kmla.org/bb/index.php?threads/se-30-and-or-other-classic-mac-video-output-direct-conversion.37379/">https://68kmla.org/bb/index.php?threads/se-30-and-or-other-classic-mac-video-output-direct-conversion.37379/</a>
- 11. Mac-SE/30 video interface Trammell Hudson, accessed April 13, 2025, <a href="https://trmm.net/Mac-SE video/">https://trmm.net/Mac-SE video/</a>
- 12. Guide to the Macintosh® Family Hardware Second ... Vintage Apple, accessed April 13, 2025,

  <a href="https://vintageapple.org/inside\_o/pdf/Guide\_to\_Macintosh\_Family\_Hardware\_2nd\_Edition\_1990.pdf">https://vintageapple.org/inside\_o/pdf/Guide\_to\_Macintosh\_Family\_Hardware\_2nd\_Edition\_1990.pdf</a>
- 13. I get knocked down, but I get up again: my Sisyphean Macintosh SE/30 struggles Vlado Vince, accessed April 13, 2025, <a href="https://blog.vladovince.com/i-get-knocked-down-but-i-get-up-again-the-sisyphean-macintosh-se-30-struggles/">https://blog.vladovince.com/i-get-knocked-down-but-i-get-up-again-the-sisyphean-macintosh-se-30-struggles/</a>
- 14. Mac SE/30 Repair Log 68kMLA, accessed April 13, 2025, <a href="https://68kmla.org/bb/index.php?threads/mac-se-30-repair-log.45345/">https://68kmla.org/bb/index.php?threads/mac-se-30-repair-log.45345/</a>
- Macintosh SE/30 Schematics and Repair Macintosh Repository, accessed April 13, 2025, <a href="https://www.macintoshrepository.org/875-macintosh-se-30-schematics-and-repair">https://www.macintoshrepository.org/875-macintosh-se-30-schematics-and-repair</a>
- 16. mishimasensei/macse30mlb: Macintosh SE/30 Main Logic Board Schematic Drawings GitHub, accessed April 13, 2025, https://github.com/mishimasensei/macse30mlb
- 17. SE/30 and Macintosh Portable Schematics 68kMLA, accessed April 13, 2025, <a href="https://68kmla.org/bb/index.php?threads/se-30-and-macintosh-portable-schematics.45418/">https://68kmla.org/bb/index.php?threads/se-30-and-macintosh-portable-schematics.45418/</a>
- 18. ICKY is a multiple resolution video card for the Macintosh II PDS computers. Applefritter, accessed April 13, 2025, <a href="https://www.applefritter.com/files/221706.PDF">https://www.applefritter.com/files/221706.PDF</a>
- 19. Micron Technology Memory Applications Group Vintage Apple, accessed April

- 13, 2025.
- https://vintageapple.org/macbooks/pdf/Micron\_Technology\_Xceed\_SE-306-48\_19 89.pdf
- 20. Macintosh SE/30 Schematics (modernization effort) | Page 2 68kMLA, accessed April 13, 2025,
  - https://68kmla.org/bb/index.php?threads/macintosh-se-30-schematics-modernization-effort.7235/page-2
- 21. Macintosh SE/30 Recap-a-Mac, accessed April 13, 2025, https://recapamac.com.au/macintosh-se-30/
- 22. Bomarc Services reverse engineered 68K Macintosh Schematics (M0001, Plus, SE, Classic/II/Color, II/IIci/IIcx/IIfx/IIsi, LC II/III, Quadra 840av), accessed April 13, 2025.
  - https://www.macintoshrepository.org/25838-bomarc-services-reverse-engineered-68k-macintosh-schematics-m0001-plus-se-classic-ii-color-ii-iicx-iifx-iisi-lc-ii-iiii-quadra-840av-
- 23. Apple Schematic Archive MacDat, accessed April 13, 2025, <a href="https://www.macdat.net/repair/apple-schematics.html">https://www.macdat.net/repair/apple-schematics.html</a>
- 24. accessed December 31, 1969, http://www.ccadams.org/se/MacSEservice.pdf
- 25. accessed December 31, 1969, <a href="https://macintoshgarden.org/apps/macintosh-se-schematics-repair">https://macintoshgarden.org/apps/macintosh-se-schematics-repair</a>
- 26. Macintosh SE schematics | Applefritter, accessed April 13, 2025, https://www.applefritter.com/content/macintosh-se-schematics
- 27. MacSE-RAM, a crazy Mac SE PDS RAM concept! 68kMLA, accessed April 13, 2025,
  - https://68kmla.org/bb/index.php?threads/macse-ram-a-crazy-mac-se-pds-ram-concept.46129/
- 28. Everything you wanted to know about the BBU, but were afraid to ..., accessed April 13, 2025,
  - https://tinkerdifferent.com/threads/everything-you-wanted-to-know-about-the-bbu-but-were-afraid-to-ask.880/
- 29. Reimplementing the Mac SE's BBU | TinkerDifferent, accessed April 13, 2025, <a href="https://tinkerdifferent.com/threads/reimplementing-the-mac-ses-bbu.1139/">https://tinkerdifferent.com/threads/reimplementing-the-mac-ses-bbu.1139/</a>
- 30. Mac SE Schematics Macintosh Repository, accessed April 13, 2025, https://www.macintoshrepository.org/28274-mac-se-schematics
- 31. Mac Plus hardware Linux/m68k for Macintosh, accessed April 13, 2025, <a href="http://www.mac.linux-m68k.org/devel/plushw.php">http://www.mac.linux-m68k.org/devel/plushw.php</a>
- 32. Why the unusual frequency? 68kMLA, accessed April 13, 2025, https://68kmla.org/bb/index.php?threads/why-the-unusual-frequency.18919/
- 33. RGB2HDMI brought to a Mac Plus | TinkerDifferent, accessed April 13, 2025, <a href="https://tinkerdifferent.com/threads/rgb2hdmi-brought-to-a-mac-plus.868/">https://tinkerdifferent.com/threads/rgb2hdmi-brought-to-a-mac-plus.868/</a>
- 34. Compact Macintosh video · Issue #238 · ramapcsx2/gbs-control GitHub, accessed April 13, 2025, https://github.com/ramapcsx2/gbs-control/issues/238
- 35. Control a Macintosh Classic CRT with a BeagleBone Black Part 1 nerdhut, accessed April 13, 2025, <a href="https://nerdhut.de/2016/06/26/macintosh-classic-crt-1/">https://nerdhut.de/2016/06/26/macintosh-classic-crt-1/</a>
- 36. Mac Plus external Video Mod: TTL to VGA? | 68kMLA, accessed April 13, 2025,

- https://68kmla.org/bb/index.php?threads/mac-plus-external-video-mod-ttl-to-vg a.7023/
- 37. Macintosh SE Composite Video Signal | All About Circuits, accessed April 13, 2025, <a href="https://forum.allaboutcircuits.com/threads/macintosh-se-composite-video-signal">https://forum.allaboutcircuits.com/threads/macintosh-se-composite-video-signal .165550/</a>
- 38. VGA Timings, accessed April 13, 2025, <a href="http://martin.hinner.info/vga/timing.html">http://martin.hinner.info/vga/timing.html</a>
- 39. WarpSE: 25 MHz 68HC000-based accelerator for Mac SE | Page 11 |
  TinkerDifferent, accessed April 13, 2025,
  <a href="https://tinkerdifferent.com/threads/warpse-25-mhz-68hc000-based-accelerator-for-mac-se.253/page-11">https://tinkerdifferent.com/threads/warpse-25-mhz-68hc000-based-accelerator-for-mac-se.253/page-11</a>
- 40. Compact Mac video adapter waveguide.se, accessed April 13, 2025, <a href="https://www.waveguide.se/?article=compact-mac-video-adapter">https://www.waveguide.se/?article=compact-mac-video-adapter</a>
- 41. Can I rewire a compact Macintosh SE or other compact Mac to play RCA Video?, accessed April 13, 2025, <a href="https://retrocomputing.stackexchange.com/questions/15447/can-i-rewire-a-compact-macintosh-se-or-other-compact-mac-to-play-rca-video">https://retrocomputing.stackexchange.com/questions/15447/can-i-rewire-a-compact-macintosh-se-or-other-compact-mac-to-play-rca-video</a>
- 42. Information about a Radius FPD SE/30 video card 68kMLA, accessed April 13, 2025, <a href="https://68kmla.org/bb/index.php?threads/information-about-a-radius-fpd-se-30-video-card.38923/">https://68kmla.org/bb/index.php?threads/information-about-a-radius-fpd-se-30-video-card.38923/</a>
- 43. Macintosh se video issue 68kMLA, accessed April 13, 2025, <a href="https://68kmla.org/bb/index.php?threads/macintosh-se-video-issue.45429/">https://68kmla.org/bb/index.php?threads/macintosh-se-video-issue.45429/</a>
- 44. TTL to composite video interface Evan's Techie-Blog, accessed April 13, 2025, https://abzman2k.wordpress.com/2024/02/17/ttl-to-composite-video-interface/
- 45. Voltage Translation Between 3.3-V, 2.5-V, 1.8-V, and 1.5-V Logic Standards Texas Instruments, accessed April 13, 2025, https://www.ti.com/lit/SCEA030
- 46. Classic Macintosh Video Signals Demystified, Designing a Mac-to-VGA Adapter with LM1881 | Big Mess o' Wires, accessed April 13, 2025, <a href="https://www.bigmessowires.com/2023/10/04/classic-macintosh-video-signals-demystified-designing-a-mac-to-vga-adapter-with-lm1881/">https://www.bigmessowires.com/2023/10/04/classic-macintosh-video-signals-demystified-designing-a-mac-to-vga-adapter-with-lm1881/</a>
- 47. Mac-to-VGA Sync-Splitter Prototype | Big Mess o' Wires, accessed April 13, 2025, <a href="https://www.bigmessowires.com/2023/10/11/mac-to-vga-sync-splitter-prototype">https://www.bigmessowires.com/2023/10/11/mac-to-vga-sync-splitter-prototype</a> /